# IT@Intel # Increasing EDA Throughput with New Intel® Xeon® Processor E5-2600 v3 Product Family #### Workload Performance Throughput Processor with 1 MB L2 Cache Processor E5-2697 v3 Shesha Krishnapura Senior Principal Engineer, Intel IT Vipul Lal Senior Principal Engineer, Intel IT Senior Principal Engineer, Intel IT Shaji Achuthan Senior Staff Engineer, Intel IT Murty Ayyalasomayajula Staff Engineer, Intel IT Intel's silicon design engineers need significant increases in computing capacity to deliver each new generation of silicon chips. To meet those requirements, Intel IT conducts ongoing performance tests, using the latest Intel silicon design data, to analyze the benefits of introducing compute servers based on new, more powerful processors into our electronic design automation (EDA) computing environment. We recently tested a dual-socket server based on the latest Intel® Xeon® processor E5-2697 v3, running single-threaded, multithreaded, and distributed EDA applications operating on more than 500 Intel silicon design workloads. By utilizing all available cores, the server completed workloads up to 46x faster than a server based on a 64-bit Intel® Xeon® processor (3.6 GHz) with a single core. The server was up to 15x faster than a server based on Intel® Xeon® processor 5160 (3.0 GHz) with two cores. Based on our performance assessment and our refresh cycle, we plan to deploy servers based on the new Intel® Xeon® processor E5-2600 v3 product family this year, completing our replacement of more-thanfour-years-old servers based on quad-core Intel® Xeon® processor 5500 series and six-core Intel® Xeon® processor 5600 series. By doing so, we expect to significantly increase EDA throughput while realizing savings, because we can avoid data center construction and reduce power consumption. - 2 Background - 3 Test Methodology - 4 Results - 5 Conclusion DRC Design Rule Check EDA electronic design automation NAC Node Antenna Check OPC Optical Proximity Correction # Background Silicon chip design engineers at Intel face ongoing challenges: integrating more features into ever-shrinking silicon chips, bringing products to market faster, and keeping design engineering and manufacturing costs low. As design complexity increases, the requirements for compute capacity also increase, so refreshing servers and workstations with higher performing systems is cost-effective and offers a competitive advantage by enabling faster chip design. Refreshing older servers also enables us to realize data center cost savings. By taking advantage of the performance and power-efficiency improvements in new server generations, we can increase computing capacity within the same data center footprint, avoiding expensive data center construction and achieving operational cost savings due to reduced power consumption. Intel IT conducts ongoing performance tests, based on the latest Intel silicon design data, to analyze the potential performance and data center benefits of introducing servers based on new processors into our EDA computing environment. Table 1 illustrates some of the architectural enhancements. Table 1. A Comparison of Dual-Socket Servers Based on Intel® Xeon® Processors | | 2004-2005 | 2006-2008 | 2009-2011 | 2012-2014 | | | | |--------------------|------------------------------|-------------------------------------------------|---------------------------------------------------|------------------------|-----------------------------------|---------------------------------------------------|--| | | Processor Processor Chipset | Processor Processor Chipset | Processor Processor Chipset Chipset | | | et | | | Introduction | 2004-2005 | 2006-2008 | 2009-2011 | 2012 | 2013 | 2014 | | | Intel® Chipset | E7520 | 5400 | 5520 | ( | 2600 | C610 | | | Process Technology | 90nm | 65nm and 45nm | 45nm and 32nm | 32nm 22nr | | nm | | | Cores per Socket | 1 | 2 or 4 | 4 or 6 | 8 | 10 | 14 | | | Cache | 1 MB or 2 MB <sup>1</sup> | 4 MB or 6 MB shared<br>between 2 cores | 8 MB or 12 MB shared | 20 MB shared | 25 MB shared | 35 MB shared | | | Interconnect Speed | 6.4 GB/s | 21-25 GB/s | 25.6 GB/s per<br>Intel® QuickPath<br>Interconnect | Intel® | GB/s per<br>QuickPath<br>rconnect | 38.4 GB/s per<br>Intel® QuickPath<br>Interconnect | | | DIMMs | Up to 8 | Up to 16 | Up to 18 | Up to 24 | | | | | Memory Type | DDR2-400 MHz | FB-DIMM/DDR2-667 MHz or<br>FB-DIMM/DDR2-800 MHz | DDR3-<br>800/1066/1333 MHz | DDR3-<br>1333/1600 MHz | DDR3-<br>1333/1600/1866 MHz | DDR4-<br>1600/1866/2133 MHz | | | Memory Bandwidth | Up to 6.4 GB/s | 21-25 GB/s | Up to 32 GB/s | Up to 51.2 GB/s | Up to 59.7 GB/s | Up to 68 GB/s | | | Maximum Memory | 16 GB | 64 GB or 128 GB <sup>2</sup> | 144 GB or 288 GB <sup>3</sup> | Up to 768 GB4 | Up to 1536 GB⁵ | | | <sup>&</sup>lt;sup>1</sup> Data provided only for 1 MB cache. <sup>5 1536</sup> GB assumes 24 memory slots populated with 64-GB DIMMs. <sup>&</sup>lt;sup>2</sup> 128 GB support with Intel® 5400 Chipset introduced in 2007. <sup>&</sup>lt;sup>3</sup> 144 GB assumes 18 memory slots populated with 8-GB DIMMs; 288 GB assumes 18 memory slots populated with 16-GB DIMMs, and validated only with Intel® Xeon® processor 5600 series. <sup>4</sup> 768 GB assumes 24 memory slots populated with 32-GB DIMMs. While our assessments focus on EDA applications, throughput improvements may also be achieved with other applications used in high-performance computing environments where simulation and verification are large parts of the workflow, including: - Computational fluid dynamics and simulation in the aeronautical and automobile industries - Synthesis and simulation applications in the life sciences - · Simulation in the oil and gas industries # Test Methodology We ran tests on dual-socket servers based on Intel Xeon processor E5-2697 v3. This processor includes new features designed to increase throughput compared with previous processor generations, including 22nm process technology, 14 cores, and 35 MB L3 cache. We ran several tests using industry-leading EDA single-threaded, multithreaded, and distributed applications comprising more than 500 Intel® Xeon® processor and chipset design workloads. Our goal was to assess throughput improvement by measuring the time taken to complete a specific number of design workloads. To maximize throughput, we configured each application to utilize all available cores, resulting in one job or process per core. The test configuration is shown in Table 2. We then compared our results with previous tests conducted using the same approach on servers based on the processors. ## Maximizing Throughput with Intel® HT Technology Intel® Xeon® processor E5-2697 v3 with Intel® Hyper-Threading Technology (Intel® HT Technology) can support up to 56 concurrent software threads in a single twosocket platform and deliver higher performance throughput. Intel HT Technology increased performance by up to 1.18x when completing the same number of jobs using 2x the application licenses. #### Simulation Jobs Comparison Time Needed to Complete 113 Jobs on Intel® Xeon® Processor E5-2697 v3 HIGHER IS BETTER Intel® HT Technology **ENABLED** 1:27:23 Intel® HT Technology DISABLED 1:43:20 Table 2. Test Configuration for Dual-Socket Servers | | 64-bit<br>Intel Xeon®<br>Processor | Intel® Xeon®<br>Processor<br>5160 | Intel® Xeon®<br>Processor<br>X5365 | Intel® Xeon®<br>Processor<br>X5460 | Intel® Xeon®<br>Processor<br>X5570 | Intel® Xeon®<br>Processor<br>X5675 | Intel® Xeon®<br>Processor<br>E5-2680 | Intel® Xeon®<br>Processor<br>E5-2680 v2 | Intel® Xeon®<br>Processor<br>E5-2697 v3 | |--------------|------------------------------------|-----------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|--------------------------------------|-----------------------------------------|-----------------------------------------| | Cores | 1 | 2 | 4 | 4 | 4 | 6 | 8 | 10 | 14 | | Frequency | 3.6 GHz | 3.0 GHz | 3.0 GHz | 3.16 GHz | 2.93 GHz | 3.06 GHz | 2.7 GHz | 2.8 GHz | 2.6 GHz | | Cache | 1 MB | 4 MB | 8 MB | 12 MB | 8 MB | 12 MB | 20 MB | 25 MB | 35 MB | | Interconnect | 800 MHz<br>Shared FSB | 1333 Dual<br>Independent FSB | 1333 Dual<br>Independent FSB | 1333 Dual<br>Independent FSB | 25.6 GB/s per<br>Intel® QPI link | 25.6 GB/s per<br>Intel® QPI link | 32.0 GB/s per<br>Intel® QPI link | 32.0 GB/s per<br>Intel® QPI link | 38.4 GB/s per<br>Intel® QPI link | | RAM | 16 GB | 16 GB | 32 GB | 32 GB | 48 GB | 96 GB | 128 GB | 256 GB | 256 GB | | Memory Type | DDR2-<br>400 MHz | FB-DIMM/<br>DDR2-667 MHz | FB-DIMM/<br>DDR2-667 MHz | FB-DIMM/<br>DDR2-667 MHz | DDR3-<br>1333 <sup>6</sup> MHz | DDR3-<br>1333 MHz | DDR3-<br>1333 MHz | DDR3-<br>1600 MHz | DDR4-<br>2133 MHz <sup>7</sup> | DDR – double data rate; FB-DIMM – fully buffered dual in-line memory module; FSB – front side bus; Intel® QPI – Intel® QuickPath Interconnect DDR3-1333 RAM running at 1066 MHz <sup>7</sup> DDR4-2133 RAM running at 1866 MHz. ### Results Results are shown in Figure 1; actual runtimes are on the following page in Table 3. The Intel Xeon processor E5-2697 v3-based server completed the tests up to 46x faster than a server based on the single-core 64-bit Intel Xeon processor, and up to 15x faster than a server based on Intel Xeon processor 5160. Figure 1. Electronic Design Automation (EDA) summary test results showing relative throughput of 64-bit Intel® Xeon® processors. Note: Same application binary used across all the platforms. Share: f 🐪 in 🔀 Table 3. Electronic Design Automation (EDA) Test Results Showing Runtimes and Workload Configurations | | 64-bit Intel® Xeon®<br>Processor with<br>1 MB L2 Cache | Intel® Xeon®<br>Processor<br>5160 | Intel® Xeon®<br>Processor<br>X5365 | Intel® Xeon®<br>Processor<br>X5460 | Intel® Xeon®<br>Processor<br>X5570 | Intel® Xeon®<br>Processor<br>X5675 | Intel® Xeon®<br>Processor<br>E5-2680 | Intel® Xeon®<br>Processor<br>E5-2680 v2 | Intel® Xeon®<br>Processor<br>E5-2697 v3 | |------------------------------|--------------------------------------------------------|-----------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|--------------------------------------|-----------------------------------------|-----------------------------------------| | SIMULATION (113 CPU MODEL | . TESTS) | | | | | | | | | | Number of Simultaneous Jobs | 2 | 4 | 8 | 8 | 8 | 12 | 16 | 20 | 28 | | Total Runtime (hh:mm:ss) | 79:41:46 | 22:15:24 | 14:06:54 | 13:28:57 | 6:08:23 | 4:16:36 | 3:04:52 | 2:29:23 | 1:43:20 | | Relative Throughput | 1.00 | 3.58 | 5.65 | 5.91 | 12.98 | 18.63 | 25.87 | 32.01 | 46.28 | | PHYSICAL VERIFICATION (DESI | GN RULE CHECK [D | ORC]) | | | | | | | | | Simultaneous 2-Threaded Jobs | 1 | 2 | 4 | 4 | 4 | 6 | 8 | 10 | 14 | | Total Number of Iterations | 1680 | 840 | 420 | 420 | 420 | 280 | 210 | 168 | 120 | | Total Number of Jobs | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | | Total Runtime (hh:mm:ss) | 10918:36:00 | 2572:58:00 | 1328:50:00 | 1171:34:00 | 1103:40:00 | 728:46:40 | 527:27:00 | 422:08:48 | 279:42:00 | | Relative Throughput | 1.00 | 4.24 | 8.22 | 9.32 | 9.89 | 14.98 | 20.70 | 25.86 | 39.04 | | PHYSICAL VERIFICATION (NOD | E ANTENNA CHECK | ([NAC]) | | | | | | | | | Simultaneous 2-Threaded Jobs | 1 | 2 | 4 | 4 | 4 | 6 | 8 | 10 | 14 | | Total Number of Iterations | 1680 | 840 | 420 | 420 | 420 | 280 | 210 | 168 | 120 | | Total Number of Jobs | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | 1680 | | Total Runtime (hh:mm:ss) | 2980:08:00 | 818:18:00 | 458:16:00 | 397:29:00 | 337:03:00 | 236:45:20 | 151:33:00 | 121:11:36 | 81:32:00 | | Relative Throughput | 1.00 | 3.64 | 6.50 | 7.50 | 8.84 | 12.59 | 19.66 | 24.59 | 36.55 | | OPTICAL PROXIMITY CORRECT | TION (OPC) (561 TE | MPLATES PRO | CESSING) | | | | | | | | Number of Simultaneous Jobs | 2 | 4 | 8 | 8 | 8 | 12 | 16 | 20 | 28 | | Total Runtime (hh:mm:ss) | 10:40:12 | 3:34:39 | 2:08:04 | 1:37:03 | 0:56:11 | 0:38:16 | 0:24:38 | 0:20:09 | 0:14:08 | | Relative Throughput | 1.00 | 2.98 | 5.00 | 6.60 | 11.39 | 16.73 | 25.99 | 31.77 | 45.30 | ## Conclusion The new Intel Xeon processor E5-2600 v3 product family delivers significant throughput improvements for Intel design workloads across a range of EDA applications. Using a weighted performance measure of end-to-end EDA applications based on Intel silicon design tests, we found that the effective refresh ratio to replace Intel Xeon processors based on Intel Xeon 5500 series with servers based on the Intel Xeon processor E5-2697 v3 is approximately 4:1. Based on our performance assessment and our refresh cycle, we plan to deploy servers based on the new Intel Xeon processor E5-2600 v3 product family this year, completing our replacement of older servers based on quad-core Intel Xeon processor 5500 series and six-core Intel Xeon processor 5600 series. By doing so, we expect to achieve greater throughput while realizing operational benefits such as cost avoidance of data center construction and reduced power consumption. ### For more information visit www.intel.com/IT. #### IT@Intel We connect IT professionals with their IT peers inside Intel. Our IT department solves some of today's most demanding and complex technology issues, and we want to share these lessons directly with our fellow IT professionals in an open peer-to-peer forum. Our goal is simple: improve efficiency throughout the organization and enhance the business value of IT investments. Follow us and join the conversation: - Twitter - #IntelIT - LinkedIn - IT Center Community Visit us today at **intel.com/IT** or contact your local Intel representative if you would like to learn more. Software and workloads used in performance tests may have been optimized for performance only on Intel<sup>®</sup> microprocessors. Performance tests are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. System configurations and performance tests conducted are discussed in detail within the body of this paper. For more information go to <a href="www.intel.com/performance">www.intel.com/performance</a>. Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families: Learn About Intel<sup>®</sup> Processor Numbers. THE INFORMATION PROVIDED IN THIS PAPER IS INTENDED TO BE GENERAL IN NATURE AND IS NOT SPECIFIC GUIDANCE. RECOMMENDATIONS (INCLUDING POTENTIAL COST SAVINGS) ARE BASED UPON INTEL'S EXPERIENCE AND ARE ESTIMATES ONLY. INTEL DOES NOT GUARANTEE OR WARRANT OTHERS WILL OBTAIN SIMILAR RESULTS. INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS AND SERVICES. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS AND SERVICES INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Look Inside." Intel, the Intel logo, Look Inside., the Look Inside. logo, and Xeon are trademarks of Intel Corporation in the U.S. and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2014 Intel Corporation. All rights reserved. Printed in USA Please Recycle 0914/WWES/KC/PDF